-
Notifications
You must be signed in to change notification settings - Fork 7
/
Copy pathregs_untaint.c
751 lines (751 loc) · 15.4 KB
/
regs_untaint.c
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
#ifdef X86
case DR_REG_RAX:
case DR_REG_EAX:
data->regsTainted[DR_REG_EAX] = 0;
case DR_REG_AX: {
data->regsTainted[DR_REG_AX] = 0;
data->regsTainted[DR_REG_AH] = 0;
data->regsTainted[DR_REG_AL] = 0;
break;
}
case DR_REG_AH:
data->regsTainted[DR_REG_AH] = 0;
break;
case DR_REG_AL:
data->regsTainted[DR_REG_AH] = 0;
break;
case DR_REG_RBX:
case DR_REG_EBX:
data->regsTainted[DR_REG_EBX] = 0;
case DR_REG_BX: {
data->regsTainted[DR_REG_BX] = 0;
data->regsTainted[DR_REG_BH] = 0;
data->regsTainted[DR_REG_BL] = 0;
break;
}
case DR_REG_BH:
data->regsTainted[DR_REG_BH] = 0;
break;
case DR_REG_BL:
data->regsTainted[DR_REG_BH] = 0;
break;
case DR_REG_RCX:
case DR_REG_ECX:
data->regsTainted[DR_REG_ECX] = 0;
case DR_REG_CX: {
data->regsTainted[DR_REG_CX] = 0;
data->regsTainted[DR_REG_CH] = 0;
data->regsTainted[DR_REG_CL] = 0;
break;
}
case DR_REG_CH:
data->regsTainted[DR_REG_CH] = 0;
break;
case DR_REG_CL:
data->regsTainted[DR_REG_CH] = 0;
break;
case DR_REG_RDX:
case DR_REG_EDX:
data->regsTainted[DR_REG_EDX] = 0;
case DR_REG_DX: {
data->regsTainted[DR_REG_DX] = 0;
data->regsTainted[DR_REG_DH] = 0;
data->regsTainted[DR_REG_DL] = 0;
break;
}
case DR_REG_DH:
data->regsTainted[DR_REG_DH] = 0;
break;
case DR_REG_DL:
data->regsTainted[DR_REG_DH] = 0;
break;
case DR_REG_RBP:
case DR_REG_EBP:
data->regsTainted[DR_REG_EBP] = 0;
case DR_REG_BP:
data->regsTainted[DR_REG_BP] = 0;
case DR_REG_BPL:
data->regsTainted[DR_REG_BPL] = 0;
break;
case DR_REG_RDI:
case DR_REG_EDI:
data->regsTainted[DR_REG_EDI] = 0;
case DR_REG_DI:
data->regsTainted[DR_REG_DI] = 0;
case DR_REG_DIL:
data->regsTainted[DR_REG_DIL] = 0;
break;
case DR_REG_RSI:
case DR_REG_ESI:
data->regsTainted[DR_REG_ESI] = 0;
case DR_REG_SI:
data->regsTainted[DR_REG_SI] = 0;
case DR_REG_SIL:
data->regsTainted[DR_REG_SIL] = 0;
break;
case DR_REG_R8:
case DR_REG_R8D:
data->regsTainted[DR_REG_R8D] = 0;
case DR_REG_R8W:
data->regsTainted[DR_REG_R8W] = 0;
case DR_REG_R8L:
data->regsTainted[DR_REG_R8L] = 0;
break;
case DR_REG_R9:
case DR_REG_R9D:
data->regsTainted[DR_REG_R9D] = 0;
case DR_REG_R9W:
data->regsTainted[DR_REG_R9W] = 0;
case DR_REG_R9L:
data->regsTainted[DR_REG_R9L] = 0;
break;
case DR_REG_R10:
case DR_REG_R10D:
data->regsTainted[DR_REG_R10D] = 0;
case DR_REG_R10W:
data->regsTainted[DR_REG_R10W] = 0;
case DR_REG_R10L:
data->regsTainted[DR_REG_R10L] = 0;
break;
case DR_REG_R11:
case DR_REG_R11D:
data->regsTainted[DR_REG_R11D] = 0;
case DR_REG_R11W:
data->regsTainted[DR_REG_R11W] = 0;
case DR_REG_R11L:
data->regsTainted[DR_REG_R11L] = 0;
break;
case DR_REG_R12:
case DR_REG_R12D:
data->regsTainted[DR_REG_R12D] = 0;
case DR_REG_R12W:
data->regsTainted[DR_REG_R12W] = 0;
case DR_REG_R12L:
data->regsTainted[DR_REG_R12L] = 0;
break;
case DR_REG_R13:
case DR_REG_R13D:
data->regsTainted[DR_REG_R13D] = 0;
case DR_REG_R13W:
data->regsTainted[DR_REG_R13W] = 0;
case DR_REG_R13L:
data->regsTainted[DR_REG_R13L] = 0;
break;
case DR_REG_R14:
case DR_REG_R14D:
data->regsTainted[DR_REG_R14D] = 0;
case DR_REG_R14W:
data->regsTainted[DR_REG_R14W] = 0;
case DR_REG_R14L:
data->regsTainted[DR_REG_R14L] = 0;
break;
case DR_REG_R15:
case DR_REG_R15D:
data->regsTainted[DR_REG_R15D] = 0;
case DR_REG_R15W:
data->regsTainted[DR_REG_R15W] = 0;
case DR_REG_R15L:
data->regsTainted[DR_REG_R15L] = 0;
break;
case DR_REG_XMM0:
data->regsTainted[DR_REG_XMM0] = 0;
break;
case DR_REG_XMM1:
data->regsTainted[DR_REG_XMM1] = 0;
break;
case DR_REG_XMM2:
data->regsTainted[DR_REG_XMM2] = 0;
break;
case DR_REG_XMM3:
data->regsTainted[DR_REG_XMM3] = 0;
break;
case DR_REG_XMM4:
data->regsTainted[DR_REG_XMM4] = 0;
break;
case DR_REG_XMM5:
data->regsTainted[DR_REG_XMM5] = 0;
break;
case DR_REG_XMM6:
data->regsTainted[DR_REG_XMM6] = 0;
break;
case DR_REG_XMM7:
data->regsTainted[DR_REG_XMM7] = 0;
break;
case DR_REG_XMM8:
data->regsTainted[DR_REG_XMM8] = 0;
break;
case DR_REG_XMM9:
data->regsTainted[DR_REG_XMM9] = 0;
break;
case DR_REG_XMM10:
data->regsTainted[DR_REG_XMM10] = 0;
break;
case DR_REG_XMM11:
data->regsTainted[DR_REG_XMM11] = 0;
break;
case DR_REG_XMM12:
data->regsTainted[DR_REG_XMM12] = 0;
break;
case DR_REG_XMM13:
data->regsTainted[DR_REG_XMM13] = 0;
break;
case DR_REG_XMM14:
data->regsTainted[DR_REG_XMM14] = 0;
break;
case DR_REG_XMM15:
data->regsTainted[DR_REG_XMM15] = 0;
break;
case DR_REG_YMM0:
data->regsTainted[DR_REG_YMM0] = 0;
break;
case DR_REG_YMM1:
data->regsTainted[DR_REG_YMM1] = 0;
break;
case DR_REG_YMM2:
data->regsTainted[DR_REG_YMM2] = 0;
break;
case DR_REG_YMM3:
data->regsTainted[DR_REG_YMM3] = 0;
break;
case DR_REG_YMM4:
data->regsTainted[DR_REG_YMM4] = 0;
break;
case DR_REG_YMM5:
data->regsTainted[DR_REG_YMM5] = 0;
break;
case DR_REG_YMM6:
data->regsTainted[DR_REG_YMM6] = 0;
break;
case DR_REG_YMM7:
data->regsTainted[DR_REG_YMM7] = 0;
break;
case DR_REG_YMM8:
data->regsTainted[DR_REG_YMM8] = 0;
break;
case DR_REG_YMM9:
data->regsTainted[DR_REG_YMM9] = 0;
break;
case DR_REG_YMM10:
data->regsTainted[DR_REG_YMM10] = 0;
break;
case DR_REG_YMM11:
data->regsTainted[DR_REG_YMM11] = 0;
break;
case DR_REG_YMM12:
data->regsTainted[DR_REG_YMM12] = 0;
break;
case DR_REG_YMM13:
data->regsTainted[DR_REG_YMM13] = 0;
break;
case DR_REG_YMM14:
data->regsTainted[DR_REG_YMM14] = 0;
break;
case DR_REG_YMM15:
data->regsTainted[DR_REG_YMM15] = 0;
break;
case DR_REG_MM0:
data->regsTainted[DR_REG_MM0] = 0;
break;
case DR_REG_MM1:
data->regsTainted[DR_REG_MM1] = 0;
break;
case DR_REG_MM2:
data->regsTainted[DR_REG_MM2] = 0;
break;
case DR_REG_MM3:
data->regsTainted[DR_REG_MM3] = 0;
break;
case DR_REG_MM4:
data->regsTainted[DR_REG_MM4] = 0;
break;
case DR_REG_MM5:
data->regsTainted[DR_REG_MM5] = 0;
break;
case DR_REG_MM6:
data->regsTainted[DR_REG_MM6] = 0;
break;
case DR_REG_MM7:
data->regsTainted[DR_REG_MM7] = 0;
break;
#else
#ifdef AARCHXX
case DR_REG_R0:
#ifdef AARCH64
case DR_REG_W0:
#endif
data->regsTainted[DR_REG_R0] = 0;
break;
case DR_REG_R1:
#ifdef AARCH64
case DR_REG_W1:
#endif
data->regsTainted[DR_REG_R1] = 0;
break;
case DR_REG_R2:
#ifdef AARCH64
case DR_REG_W2:
#endif
data->regsTainted[DR_REG_R2] = 0;
break;
case DR_REG_R3:
#ifdef AARCH64
case DR_REG_W3:
#endif
data->regsTainted[DR_REG_R3] = 0;
break;
case DR_REG_R4:
#ifdef AARCH64
case DR_REG_W4:
#endif
data->regsTainted[DR_REG_R4] = 0;
break;
case DR_REG_R5:
#ifdef AARCH64
case DR_REG_W5:
#endif
data->regsTainted[DR_REG_R5] = 0;
break;
case DR_REG_R6:
#ifdef AARCH64
case DR_REG_W6:
#endif
data->regsTainted[DR_REG_R6] = 0;
break;
case DR_REG_R7:
#ifdef AARCH64
case DR_REG_W7:
#endif
data->regsTainted[DR_REG_R7] = 0;
break;
case DR_REG_R8:
#ifdef AARCH64
case DR_REG_W8:
#endif
data->regsTainted[DR_REG_R8] = 0;
break;
case DR_REG_R9:
#ifdef AARCH64
case DR_REG_W9:
#endif
data->regsTainted[DR_REG_R9] = 0;
break;
case DR_REG_R10:
#ifdef AARCH64
case DR_REG_W10:
#endif
data->regsTainted[DR_REG_R10] = 0;
break;
case DR_REG_R11:
#ifdef AARCH64
case DR_REG_W11:
#endif
data->regsTainted[DR_REG_R11] = 0;
break;
case DR_REG_R12:
#ifdef AARCH64
case DR_REG_W12:
#endif
data->regsTainted[DR_REG_R12] = 0;
break;
case DR_REG_R13:
#ifdef AARCH64
case DR_REG_W13:
#endif
data->regsTainted[DR_REG_R13] = 0;
break;
case DR_REG_R14:
#ifdef AARCH64
case DR_REG_W14:
#endif
data->regsTainted[DR_REG_R14] = 0;
break;
case DR_REG_R15:
#ifdef AARCH64
case DR_REG_W15:
#endif
data->regsTainted[DR_REG_R15] = 0;
break;
#ifdef AARCH64
case DR_REG_R16:
case DR_REG_W16:
data->regsTainted[DR_REG_R16] = 0;
break;
case DR_REG_R17:
case DR_REG_W17:
data->regsTainted[DR_REG_R17] = 0;
break;
case DR_REG_R18:
case DR_REG_W18:
data->regsTainted[DR_REG_R18] = 0;
break;
case DR_REG_R19:
case DR_REG_W19:
data->regsTainted[DR_REG_R19] = 0;
break;
case DR_REG_R20:
case DR_REG_W20:
data->regsTainted[DR_REG_R20] = 0;
break;
case DR_REG_R21:
case DR_REG_W21:
data->regsTainted[DR_REG_R21] = 0;
break;
case DR_REG_R22:
case DR_REG_W22:
data->regsTainted[DR_REG_R22] = 0;
break;
case DR_REG_R23:
case DR_REG_W23:
data->regsTainted[DR_REG_R23] = 0;
break;
case DR_REG_R24:
case DR_REG_W24:
data->regsTainted[DR_REG_R24] = 0;
break;
case DR_REG_R25:
case DR_REG_W25:
data->regsTainted[DR_REG_R25] = 0;
break;
case DR_REG_R26:
case DR_REG_W26:
data->regsTainted[DR_REG_R26] = 0;
break;
case DR_REG_R27:
case DR_REG_W27:
data->regsTainted[DR_REG_R27] = 0;
break;
case DR_REG_R28:
case DR_REG_W28:
data->regsTainted[DR_REG_R28] = 0;
break;
case DR_REG_R29:
case DR_REG_W29:
data->regsTainted[DR_REG_R29] = 0;
break;
case DR_REG_R30:
case DR_REG_W30:
data->regsTainted[DR_REG_R30] = 0;
break;
#endif
case DR_REG_Q0:
case DR_REG_D0:
data->regsTainted[DR_REG_D0] = 0;
case DR_REG_S0:
data->regsTainted[DR_REG_S0] = 0;
case DR_REG_H0:
data->regsTainted[DR_REG_H0] = 0;
case DR_REG_B0:
data->regsTainted[DR_REG_B0] = 0;
break;
case DR_REG_Q1:
case DR_REG_D1:
data->regsTainted[DR_REG_D1] = 0;
case DR_REG_S1:
data->regsTainted[DR_REG_S1] = 0;
case DR_REG_H1:
data->regsTainted[DR_REG_H1] = 0;
case DR_REG_B1:
data->regsTainted[DR_REG_B1] = 0;
break;
case DR_REG_Q2:
case DR_REG_D2:
data->regsTainted[DR_REG_D2] = 0;
case DR_REG_S2:
data->regsTainted[DR_REG_S2] = 0;
case DR_REG_H2:
data->regsTainted[DR_REG_H2] = 0;
case DR_REG_B2:
data->regsTainted[DR_REG_B2] = 0;
break;
case DR_REG_Q3:
case DR_REG_D3:
data->regsTainted[DR_REG_D3] = 0;
case DR_REG_S3:
data->regsTainted[DR_REG_S3] = 0;
case DR_REG_H3:
data->regsTainted[DR_REG_H3] = 0;
case DR_REG_B3:
data->regsTainted[DR_REG_B3] = 0;
break;
case DR_REG_Q4:
case DR_REG_D4:
data->regsTainted[DR_REG_D4] = 0;
case DR_REG_S4:
data->regsTainted[DR_REG_S4] = 0;
case DR_REG_H4:
data->regsTainted[DR_REG_H4] = 0;
case DR_REG_B4:
data->regsTainted[DR_REG_B4] = 0;
break;
case DR_REG_Q5:
case DR_REG_D5:
data->regsTainted[DR_REG_D5] = 0;
case DR_REG_S5:
data->regsTainted[DR_REG_S5] = 0;
case DR_REG_H5:
data->regsTainted[DR_REG_H5] = 0;
case DR_REG_B5:
data->regsTainted[DR_REG_B5] = 0;
break;
case DR_REG_Q6:
case DR_REG_D6:
data->regsTainted[DR_REG_D6] = 0;
case DR_REG_S6:
data->regsTainted[DR_REG_S6] = 0;
case DR_REG_H6:
data->regsTainted[DR_REG_H6] = 0;
case DR_REG_B6:
data->regsTainted[DR_REG_B6] = 0;
break;
case DR_REG_Q7:
case DR_REG_D7:
data->regsTainted[DR_REG_D7] = 0;
case DR_REG_S7:
data->regsTainted[DR_REG_S7] = 0;
case DR_REG_H7:
data->regsTainted[DR_REG_H7] = 0;
case DR_REG_B7:
data->regsTainted[DR_REG_B7] = 0;
break;
case DR_REG_Q8:
case DR_REG_D8:
data->regsTainted[DR_REG_D8] = 0;
case DR_REG_S8:
data->regsTainted[DR_REG_S8] = 0;
case DR_REG_H8:
data->regsTainted[DR_REG_H8] = 0;
case DR_REG_B8:
data->regsTainted[DR_REG_B8] = 0;
break;
case DR_REG_Q9:
case DR_REG_D9:
data->regsTainted[DR_REG_D9] = 0;
case DR_REG_S9:
data->regsTainted[DR_REG_S9] = 0;
case DR_REG_H9:
data->regsTainted[DR_REG_H9] = 0;
case DR_REG_B9:
data->regsTainted[DR_REG_B9] = 0;
break;
case DR_REG_Q10:
case DR_REG_D10:
data->regsTainted[DR_REG_D10] = 0;
case DR_REG_S10:
data->regsTainted[DR_REG_S10] = 0;
case DR_REG_H10:
data->regsTainted[DR_REG_H10] = 0;
case DR_REG_B10:
data->regsTainted[DR_REG_B10] = 0;
break;
case DR_REG_Q11:
case DR_REG_D11:
data->regsTainted[DR_REG_D11] = 0;
case DR_REG_S11:
data->regsTainted[DR_REG_S11] = 0;
case DR_REG_H11:
data->regsTainted[DR_REG_H11] = 0;
case DR_REG_B11:
data->regsTainted[DR_REG_B11] = 0;
break;
case DR_REG_Q12:
case DR_REG_D12:
data->regsTainted[DR_REG_D12] = 0;
case DR_REG_S12:
data->regsTainted[DR_REG_S12] = 0;
case DR_REG_H12:
data->regsTainted[DR_REG_H12] = 0;
case DR_REG_B12:
data->regsTainted[DR_REG_B12] = 0;
break;
case DR_REG_Q13:
case DR_REG_D13:
data->regsTainted[DR_REG_D13] = 0;
case DR_REG_S13:
data->regsTainted[DR_REG_S13] = 0;
case DR_REG_H13:
data->regsTainted[DR_REG_H13] = 0;
case DR_REG_B13:
data->regsTainted[DR_REG_B13] = 0;
break;
case DR_REG_Q14:
case DR_REG_D14:
data->regsTainted[DR_REG_D14] = 0;
case DR_REG_S14:
data->regsTainted[DR_REG_S14] = 0;
case DR_REG_H14:
data->regsTainted[DR_REG_H14] = 0;
case DR_REG_B14:
data->regsTainted[DR_REG_B14] = 0;
break;
case DR_REG_Q15:
case DR_REG_D15:
data->regsTainted[DR_REG_D15] = 0;
case DR_REG_S15:
data->regsTainted[DR_REG_S15] = 0;
case DR_REG_H15:
data->regsTainted[DR_REG_H15] = 0;
case DR_REG_B15:
data->regsTainted[DR_REG_B15] = 0;
break;
case DR_REG_Q16:
case DR_REG_D16:
data->regsTainted[DR_REG_D16] = 0;
case DR_REG_S16:
data->regsTainted[DR_REG_S16] = 0;
case DR_REG_H16:
data->regsTainted[DR_REG_H16] = 0;
case DR_REG_B16:
data->regsTainted[DR_REG_B16] = 0;
break;
case DR_REG_Q17:
case DR_REG_D17:
data->regsTainted[DR_REG_D17] = 0;
case DR_REG_S17:
data->regsTainted[DR_REG_S17] = 0;
case DR_REG_H17:
data->regsTainted[DR_REG_H17] = 0;
case DR_REG_B17:
data->regsTainted[DR_REG_B17] = 0;
break;
case DR_REG_Q18:
case DR_REG_D18:
data->regsTainted[DR_REG_D18] = 0;
case DR_REG_S18:
data->regsTainted[DR_REG_S18] = 0;
case DR_REG_H18:
data->regsTainted[DR_REG_H18] = 0;
case DR_REG_B18:
data->regsTainted[DR_REG_B18] = 0;
break;
case DR_REG_Q19:
case DR_REG_D19:
data->regsTainted[DR_REG_D19] = 0;
case DR_REG_S19:
data->regsTainted[DR_REG_S19] = 0;
case DR_REG_H19:
data->regsTainted[DR_REG_H19] = 0;
case DR_REG_B19:
data->regsTainted[DR_REG_B19] = 0;
break;
case DR_REG_Q20:
case DR_REG_D20:
data->regsTainted[DR_REG_D20] = 0;
case DR_REG_S20:
data->regsTainted[DR_REG_S20] = 0;
case DR_REG_H20:
data->regsTainted[DR_REG_H20] = 0;
case DR_REG_B20:
data->regsTainted[DR_REG_B20] = 0;
break;
case DR_REG_Q21:
case DR_REG_D21:
data->regsTainted[DR_REG_D21] = 0;
case DR_REG_S21:
data->regsTainted[DR_REG_S21] = 0;
case DR_REG_H21:
data->regsTainted[DR_REG_H21] = 0;
case DR_REG_B21:
data->regsTainted[DR_REG_B21] = 0;
break;
case DR_REG_Q22:
case DR_REG_D22:
data->regsTainted[DR_REG_D22] = 0;
case DR_REG_S22:
data->regsTainted[DR_REG_S22] = 0;
case DR_REG_H22:
data->regsTainted[DR_REG_H22] = 0;
case DR_REG_B22:
data->regsTainted[DR_REG_B22] = 0;
break;
case DR_REG_Q23:
case DR_REG_D23:
data->regsTainted[DR_REG_D23] = 0;
case DR_REG_S23:
data->regsTainted[DR_REG_S23] = 0;
case DR_REG_H23:
data->regsTainted[DR_REG_H23] = 0;
case DR_REG_B23:
data->regsTainted[DR_REG_B23] = 0;
break;
case DR_REG_Q24:
case DR_REG_D24:
data->regsTainted[DR_REG_D24] = 0;
case DR_REG_S24:
data->regsTainted[DR_REG_S24] = 0;
case DR_REG_H24:
data->regsTainted[DR_REG_H24] = 0;
case DR_REG_B24:
data->regsTainted[DR_REG_B24] = 0;
break;
case DR_REG_Q25:
case DR_REG_D25:
data->regsTainted[DR_REG_D25] = 0;
case DR_REG_S25:
data->regsTainted[DR_REG_S25] = 0;
case DR_REG_H25:
data->regsTainted[DR_REG_H25] = 0;
case DR_REG_B25:
data->regsTainted[DR_REG_B25] = 0;
break;
case DR_REG_Q26:
case DR_REG_D26:
data->regsTainted[DR_REG_D26] = 0;
case DR_REG_S26:
data->regsTainted[DR_REG_S26] = 0;
case DR_REG_H26:
data->regsTainted[DR_REG_H26] = 0;
case DR_REG_B26:
data->regsTainted[DR_REG_B26] = 0;
break;
case DR_REG_Q27:
case DR_REG_D27:
data->regsTainted[DR_REG_D27] = 0;
case DR_REG_S27:
data->regsTainted[DR_REG_S27] = 0;
case DR_REG_H27:
data->regsTainted[DR_REG_H27] = 0;
case DR_REG_B27:
data->regsTainted[DR_REG_B27] = 0;
break;
case DR_REG_Q28:
case DR_REG_D28:
data->regsTainted[DR_REG_D28] = 0;
case DR_REG_S28:
data->regsTainted[DR_REG_S28] = 0;
case DR_REG_H28:
data->regsTainted[DR_REG_H28] = 0;
case DR_REG_B28:
data->regsTainted[DR_REG_B28] = 0;
break;
case DR_REG_Q29:
case DR_REG_D29:
data->regsTainted[DR_REG_D29] = 0;
case DR_REG_S29:
data->regsTainted[DR_REG_S29] = 0;
case DR_REG_H29:
data->regsTainted[DR_REG_H29] = 0;
case DR_REG_B29:
data->regsTainted[DR_REG_B29] = 0;
break;
case DR_REG_Q30:
case DR_REG_D30:
data->regsTainted[DR_REG_D30] = 0;
case DR_REG_S30:
data->regsTainted[DR_REG_S30] = 0;
case DR_REG_H30:
data->regsTainted[DR_REG_H30] = 0;
case DR_REG_B30:
data->regsTainted[DR_REG_B30] = 0;
break;
case DR_REG_Q31:
case DR_REG_D31:
data->regsTainted[DR_REG_D31] = 0;
case DR_REG_S31:
data->regsTainted[DR_REG_S31] = 0;
case DR_REG_H31:
data->regsTainted[DR_REG_H31] = 0;
case DR_REG_B31:
data->regsTainted[DR_REG_B31] = 0;
break;
#endif
#endif