Analog PLL testbench
- input : 8MHz
- output : 48MHz
- VDD : 3.3V
- pll_bench - PLL and its benchmark
- pfd, pfd2 - PFD
- cp - Charge pump
- lf, lf2 - Loop filter
- ctrlsel - Vctrl selector
- tmg -Transmission gate
- vco - VCO
- inv_bias - Special inverter for the ring oscillator
- fdiv - Buffer and Clock divider
- sw - Output switch
- pll_layout - layout (GDS) and LVS schematic (SCH)
- pll_layout_pex - RC extracted netlist
- pex_bench - PEX testbench (ss,ff,tt=typical)
- pex_bench - PEX testbench with IO cells (tt=typical)
- pll_sw - PLL and Output switch (full layout)
- TOP_layout_pex - RC extracted netlist
- pex_bench - PEX testbench (tt=typical)