Skip to content
New issue

Have a question about this project? Sign up for a free GitHub account to open an issue and contact its maintainers and the community.

By clicking “Sign up for GitHub”, you agree to our terms of service and privacy statement. We’ll occasionally send you account related emails.

Already on GitHub? Sign in to your account

[rust] complete clock_dump fuction for syterboot #134

Merged
merged 1 commit into from
Sep 27, 2024
Merged
Show file tree
Hide file tree
Changes from all commits
Commits
File filter

Filter by extension

Filter by extension


Conversations
Failed to load comments.
Loading
Jump to
Jump to file
Failed to load files.
Loading
Diff view
Diff view
6 changes: 3 additions & 3 deletions Cargo.lock

Some generated files are not rendered by default. Learn more about how customized files appear on GitHub.

29 changes: 27 additions & 2 deletions rust/src/soc/sun20iw1.rs
Original file line number Diff line number Diff line change
Expand Up @@ -57,8 +57,33 @@ pub fn clock_dump(ccu: &CCU) {
CpuClockSource::PllPeri2x => "PLL_PERI(2X)",
CpuClockSource::PllPeri800M => "PLL_PERI(800M)",
};
println!("CLK: CPU PLL={}", clock_name);
// TODO further clock dumps.

let val = ccu.pll_cpu_control.read();
let cpu_freq = 24 * ((val.pll_n() + 1) as u32) / ((val.pll_m() + 1) as u32);
println!("CLK: CPU PLL={} FREQ={}MHz", clock_name, cpu_freq);

let val = ccu.pll_peri0_control.read();
if val.is_pll_enabled() {
let peri_freq = 24 * ((val.pll_n() + 1) as u32) / ((val.pll_m() + 1) as u32);
let peri2x_freq = peri_freq / ((val.pll_p0() + 1) as u32);
let peri1x_freq = peri2x_freq / 2;
let peri800m_freq = peri_freq / ((val.pll_p1() + 1) as u32);
println!(
"CLK: PLL_peri (2X)={}MHz, (1X)={}MHz, (800M)={}MHz",
peri2x_freq, peri1x_freq, peri800m_freq
);
} else {
println!("CLK: PLL_peri is disabled");
}

let val = ccu.pll_ddr_control.read();
if val.is_pll_enabled() {
let ddr_freq = 24 * ((val.pll_n() + 1) as u32)
/ (((val.pll_m1() + 1) as u32) * ((val.pll_m0() + 1) as u32));
println!("CLK: PLL_ddr={}MHz", ddr_freq);
} else {
println!("CLK: PLL_ddr is disabled");
}
}

// pb8, pb9 is removed for they are configured as Function<6> for UART0.
Expand Down
Loading