Virtual processor co-simulation element for Verilog, VHDL and SystemVerilog environments
-
Updated
Sep 30, 2025 - VHDL
Virtual processor co-simulation element for Verilog, VHDL and SystemVerilog environments
Tests to evaluate the support of VHDL 2008 and VHDL 2019 features
High speed C/C++ based behavioural VHDL/Verilog co-simulation memory model
Cosimulation for the Rapid Open Hardware Development (ROHD) framework with other simulators
GHDL Verilator Interface. A glue code generator for VHDL Verilog cosimulation.
Interfacing VHDL and foreign languages with VUnit
GTKWave Decoders for RISCV
Set of utilities to export/import FMUs out of existing C++ code
Cosimulator for the Violet core: https://github.com/losfair/Violet
Enables the co-simulation between PSS/E and Matlab/Simulink
Python AES
CoSys MAP 2020: Integrating Physical and Virtual Objects in a Simulation Environment
coherence integrates evolutionary computation and co-simulation for the systematic design of protocols for cell culture and biofabrication.
Integration test between Verilog and C++ using VPI
Aspycot: A Spike and Python CO-Simulation Testbench for hardware monitoring IPs
Add a description, image, and links to the cosimulation topic page so that developers can more easily learn about it.
To associate your repository with the cosimulation topic, visit your repo's landing page and select "manage topics."